## Review and perspective of high-k dielectrics on silicon

Stephen Hall, Octavian Buiu, Ivona Z. Mitrovic, Yi Lu, and William M. Davey

Abstract— The paper reviews recent work in the area of high-k dielectrics for application as the gate oxide in advanced MOSFETs. Following a review of relevant dielectric physics, we discuss challenges and issues relating to characterization of the dielectrics, which are compounded by electron trapping phenomena in the microsecond regime. Nearly all practical methods of preparation result in a thin interfacial layer generally of the form  $SiO_x$  or a mixed oxide between Si and the high-k so that the extraction of the dielectric constant is complicated and values must be qualified by error analysis. The discussion is initially focussed on HfO<sub>2</sub> but recognizing the propensity for crystallization of that material at modest temperatures, we discuss and review also, hafnia silicates and aluminates which have the potential for integration into a full CMOS process. The paper is concluded with a perspective on material contenders for the "end of road map" at the 22 nm node.

Keywords— high-k dielectrics, dielectric constant, interfacial layer, hafnia, aluminates, silicates.

## 1. Introduction

The challenges around the search for a replacement for silicon dioxide as the gate dielectric in the ubiquitous CMOS technology are well known to the community. The unique and excellent intrinsic properties of SiO<sub>2</sub> together with its compatibility with high temperature manufacturing process and the natural abundance of silicon, have underpinned the entire development of the \$200B silicon industry. However, the relentless miniaturization or scaling of the MOS transistor and associated infrastructure on chip create the demand for ever thinner gate oxides. There is a school of thought that the rate of technology scaling is exceeding the rate at which circuit designers can fully exploit the advantages of a given technology node but the momentum behind the industry and the customer demand for ever faster processing, sets the paradigm. The well-known issue for the gate oxide then, is that it must become vanishingly thin to control adequately the electrostatics of the MOSFET channel and so win in the competition with the drain voltage encroachment, to minimise undesirable short channel effects. In fact, the International Technology Roadmap for Semiconductors (ITRS) predicts equivalent oxide thicknesses of 1 nm in 2007, reducing to 0.35 nm for the 22 nm node [1]. Notwithstanding other issues, at least three mono-layers of SiO<sub>2</sub> are required so that "bulk" like properties can be achieved giving a lower limit for the native oxide in any event, of about 0.7 nm [2]. Such oxide thickness reduction comes at a price as the quantum mechanical current leakage through the gate becomes prohibitively high and so therefore is the stand by power dissipation in chips containing a billion individual transistors. The gate leakage must be reduced without compromising the current drive  $(I_{ON})$ of the transistor so materials with higher dielectric constant (*k*) are sought to allow a thicker oxide for the same gate capacitance, so mitigating the leakage problem.

Silicon dioxide is a hard act to follow and any contender must satisfy stringent requirements. We can summarize the requirements [3] as relating to:

- thermodynamic stability in contact with Si;
- a high enough k to warrant the cost of R&D including a propensity to be scaled;
- band offsets for electrons and holes > 1 eV which translates to band gap energies  $(E_g) > 5$  eV taking into account the inverse relationship between  $E_g$ and k;
- stability through a high temperature CMOS manufacturing process and finally, acceptable reliability and wear-out attributes.

With these constraints in mind, the periodic table reveals (perhaps not surprisingly) relatively few contenders. In the short to medium term, taking account of ITRS performance requirements, the metallic oxide  $HfO_2$  is the main contender and its silicates and aluminates can reduce the tendency for crystallization occurring at temperatures beyond about 450°C, at the expense of a slight reduction in the *k* values. Looking at the requirements for the 22 nm node, contenders such as Pr, La look to be promising, while Gd, Ce and Sm oxides are also worthy of consideration in many respects.

A vast array of metrological techniques has been developed over the years for characterizing SiO<sub>2</sub> both in terms of very fundamental physics and also engineering perspectives. The techniques represent a self-consistent methodology for engineering highly reliable gate oxides in a mass production environment and there is considerable confidence in this technology. It soon became clear that the new dielectrics have properties that require the experimental techniques to be reexamined and recalibrated. Taking the case of  $HfO_2$ , the rapid electron trapping which gives rise to a significant threshold instability has required the establishment of high bandwidth measuring systems with data capture times of the order of microseconds or less. Turning to physical characterization, spectro-ellipsometry (SE) represents a very powerful tool for obtaining fundamental parameters and properties such as oxide thickness, dielectric

constant and band gap. Studies of the losses (complex part of the permittivity or absorption coefficient) can provide information regarding defect levels in the oxide band gap and importantly, at the band edges. The SE together with standard C-V and I-V measurements can provide powerful self-consistent, non-destructive schemes for characterizing these materials.

To address the above points, we have structured the paper as follows. In Section 2 we outline the dielectric physics that underpins the engineering of the k value and in Section 3 we discuss methodologies for accurately determining experimental k values from C-V, spectroscopic ellipsometry and complementary techniques. We present a brief overview of trapping effects in high-k materials in Section 4. Section 5 contains a review and appraisal of aluminates and silicates of hafnia that allow for higher process temperatures. Section 6 presents the case for likely materials for the 22 nm node and the paper is concluded in Section 6.

## 2. How to increase k – dielectric physics

Figure 1 presents a useful description of the frequency dependence of the dielectric function over a wide range of frequencies. In general, the "zero frequency" value of the dielectric constant can be seen to have two components: a "high – frequency" one, where the contribution of electronic polarization dominates and one related to the ionic



*Fig. 1.* The frequency dependence of the dielectric function  $(\varepsilon_r = \varepsilon'_r + j\varepsilon''_r)$ , where  $\varepsilon'_r$  is the real part and  $\varepsilon''_r - \text{imaginary part}$  of the complex dielectric permittivity [4].

contribution [5]. In the CMOS frequency window, we can see that electronic and ionic processes contribute to k and we consider that the permittivity is given by the relation:

$$\varepsilon_{ox} = \varepsilon_{\infty} + \varepsilon_{latt} , \qquad (1)$$

where  $\varepsilon_{ox}$  is equivalent to k.

The electronic component, which arises from simple polarization of the atoms, is the main component for SiO<sub>2</sub> and the simple relationship  $n \sim \sqrt{\varepsilon_{\infty}}$  links the refractive index, readily measurable in ellipsometry, to the permittivity, giving  $\varepsilon_{ox} \sim \varepsilon_{\infty}$ . The essence of increasing *k* then is to choose materials that can contribute a large lattice component. Table 1 shows some values of these parameters for different crystalline forms of hafnia. We can see that  $\varepsilon_{latt}$  can vary from about 2 to over 25 depending on

Table 1The electronic ( $\varepsilon_{\infty}$ ) and lattice ( $\varepsilon_{latt}$ ) permittivitycomponents for different crystalline forms of hafnia [5]

| Crystalline phase                  | $\mathcal{E}_{\infty}$ | $\epsilon_{latt}$ | $\varepsilon_{ox}(k)$ |
|------------------------------------|------------------------|-------------------|-----------------------|
| c-HfO <sub>2</sub>                 | 5.37                   | 20.80             | 26.17                 |
| t-HfO <sub>2</sub> : parallel      | 5.13                   | 14.87             | 20.00                 |
| t-HfO <sub>2</sub> : perpendicular | 5.39                   | 27.42             | 32.81                 |
| m-HfO <sub>2</sub> : yy            | -                      | 10.75             | 10.75                 |
| m-HfO <sub>2</sub> : xx            | -                      | 11.70             | 11.70                 |
| m-HfO <sub>2</sub> : zz            | —                      | 7.53              | 7.53                  |
| m-HfO <sub>2</sub> : xz            | -                      | 1.82              | 1.82                  |

the crystalline form. Without going into details of the crystallography, we can simply make the point that the permittivity can vary over a wide range depending on the form of the material and hence the method used to prepare it. Furthermore, amorphous forms are preferred for processing in any event. The variability of k with the structure of various metallic oxides is pointed out from another perspective in [6], by consideration of the Clausius-Mossotti (C-M) theory which links the k to the polarizability  $\alpha$ , and the volume of the unit cell,  $V_m$  as described in Eq. (2):

$$\varepsilon_r = \frac{\left(1 + \frac{2}{3} 4 \pi \frac{\alpha}{V_m}\right)}{1 - \frac{1}{3} 4 \pi \frac{\alpha}{V_m}}.$$
(2)

In essence, larger atoms yield more polarization and hence higher k values. The C-M equation reveals that k raises steeply as the ratio  $\alpha/V_m$  increases demonstrating the strong connection with the structure and nature of the material.

#### 3. How to measure k – methodologies

The simplest, most convenient and appropriate way to measure k is from a C-V plot although care is required to ensure that a genuine response is obtained which usually means adjusting the data for a variety of frequency dependent parasitic phenomena such as series resistance [7], leakage current [8] and lossy interfacial capacitance [9]. Furthermore, in the case of ultra-thin gate dielectrics, the accumulation capacitance does not readily saturate to the oxide capacitance  $C_{ox}$ , because the oxide capacitance is large compared to that of the space charge in accumulation and also due to the quantization of energy levels in the accumultion layer. The difference between the measured accumulation capacitance and the true oxide capacitance must be taken into account in the extraction of capacitance equivalent thickness (CET) and the effective dielectric constant.

> 2/2007 JOURNAL OF TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY

The Maserjian technique [10] provides a simple method to extract the oxide capacitance from a C-V plot under accumulation conditions. Computer code is available to account for accumulation layer related quantum mechanical effects and oxide leakage [11]. Having obtained a genuine accumulation and hence oxide capacitance,  $C_{ox}$  (considered here per unit area) and if no transition layer (SiO<sub>x</sub>) is present, the permittivity can simply be obtained from the relation that  $k = C_{ox}t_{ox}$ , where  $t_{ox}$  has been measured from ellipsometry (see later). In practice, and usually intentionally, a so-called transitional layer (TL) is present between the substrate and the high-k layer and a two-capacitor model (with perfect, planar interfaces, i.e., no roughness) can be used to analyse the MOS structure which may be written:

$$\frac{EOT}{\varepsilon_{SiO_2}} = \frac{t_{TL}}{\varepsilon_{TL}} + \frac{t_{hi-k}}{k},$$
(3)

where we extend the definition of equivalent oxide thickness (EOT) to incorporate the TL. The electronic properties of TL are dependent on the nature of its formation and it can be designated SiO<sub>x</sub> in general where often x = 2 is used and the permittivity of 3.9 is then considered. However, it is important to note that x-values greater or less than 2 can arise therefore affecting the permittivity value; for instance, x > 2 for oxides that are heavily strained, and x < 2 for "unintentional" oxides that grow after an HF dip treatment. It is important therefore to understand the nature of the oxide and if possible measure its electrical and optical properties independently. We have illustrated the importance of this issue in a recent publication [12] and the main points are summarized here. We considered four samples of varying Hf stoichiometry with TLs produced by rapid thermal oxidation (RTO) and so-called chemical oxidation associated with SC1/SC2 cleaning procedures. The chemical nature of the TL plays a major role in the growth dynamics of the HfO<sub>2</sub> layer; it has been shown that the use of chemical oxides, which are characterized by higher OH concentration, results in almost linear growth, while obtaining a two-dimensional uniform coverage with HfO<sub>2</sub> [13]. The thickness of the TL was measured in situ prior to the deposition by angle resolved X-ray photoelectron spectroscopy (ARXPS), that of the hafnia layer by spectro-ellipsometry and the Hf content by Rutherford backscattering spectrometry (RBS). The SE measurements were performed in the 184-1700 nm spectral range, at three various angles of incidence  $(65^\circ, 70^\circ, \text{ and } 75^\circ)$  for an increased sensitivity. A simple model was used for establishing the thickness of the HfO<sub>2</sub> film. The model incorporated a Si substrate and a TL for which the optical properties were established on a control sample together with a Cauchy layer for describing the hafnia layer. The thickness of the hafnia layer was extracted in the spectral region where the HfO<sub>2</sub> layer was transparent.

The maximum capacitance was measured and the model of [12] used to extract *k* using four values for  $\varepsilon_{TL}$ , in the 3–4.3 range. This choice of values for the  $\varepsilon_{TL}$  has been observed in TL's in our experience and also reported in

JOURNAL OF TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY 2/2007 the literature. Figure 2 shows the results of the extraction and it is striking that the spread of the *k*-values is relatively large (10.6–19). When increasing the [Hf] concentration in the layers, the spread of results is reduced significantly from factors of  $\sim 7$  to  $\sim 1$ . Furthermore, for the same thickness of TL and nearly the same concentration of Hf, the samples with the chemical oxide TL have significantly higher relative dielectric constant: (14–19), as compared to 12–15. These results demonstrate the sensitivity of



*Fig.* 2. Relative dielectric constant of the  $HfO_2$  layer versus Hf content calculated for different values of relative permittivity of transitional layer [12].



*Fig. 3.* The absorption coefficient  $\alpha$  versus energy for hafnia layers prepared by different techniques [14].

the extraction technique to the TL characteristics. Clearly for low Hf density, there is doubt that the model of Eq. (3) is valid and suggests a non-uniform or mixed TL and possible poor morphology of the hafnia layer. This point was pursued in the study of [14] where the effects of pre-treatment were investigated. Figure 3 shows the absorption coefficient ( $\alpha$ ) extracted from the imaginary part of the complex permittivity, measured with SE. The best result (lowest  $\alpha$ ) is obtained with atomic layer deposition (ALD) on chemical oxide TL with ALD on RTO exhibiting a sharp increase in absorption at an energy  $E \sim 4.7$  eV. There is some evidence that such an energy level is associated with the oxygen vacancy in hafnia films [15]. The worst case is for a film on chemical oxide with sub-stoichiometric Hf. Other samples in the study incorporated HF surface preparation and inferior properties are apparent for both ALD and metal organic chemical vapour deposition (MOCVD) hafnia deposition.

We can summarise this section by reinforcing the importance of taking careful consideration of the TL when extracting k from C-V data and would advocate the use of error bars and a clear description of methodology when quoting experimental values.

# 4. Parasitic charges: measurement challenges

A key advantage of the SiO<sub>2</sub> system is the excellent electrical properties in terms of electron and hole traps. As-grown and appropriately annealed thermal oxide contains very low trap levels with relatively small capture cross-sections. As well as being virtuous for integrated circuit engineering, it has made far easier the characterization and study of the properties of these traps. Investigation of trapping in SiO<sub>2</sub> has been a major activity for nearly 50 years with specialist conferences (e.g., INFOS, SISC) over much of this time. It soon became apparent, when studying hafnia and other high-k dielectrics, that electron trapping in particular was extremely severe and there was a need for specialized measurement configurations to characterize the extremely fast trapping kinetics. An analogue based technique whereby the drain current is monitored across a small drain load resistance and fed to an oscilloscope is a typical set-up [16] although the technique has been refined further [17].

A study by Zhao *et al.* [18] illustrates effectively the trapping time constants and it can be seen that data capture of the order of 10's of microsecond are required to capture the full extent of the trapping, as shown in Fig. 4. Translating the time-dependence of the voltage shifts with first order trapping theory reveals for as-grown electron traps, two effective capture cross-sections of the order of  $10^{-15}$  cm<sup>2</sup> with concentrations of the order of  $10^{12}$  cm<sup>-2</sup>; these being very large values relative to SiO<sub>2</sub>. It is important to point out that such trap concentrations confined within such thin films imply very closely spaced traps – of the order of nm's which makes the use of first order trapping theory controversial. However, the values at least convey the rapid nature of the trapping and are useful for providing a representation of the time constants associated with the phenomenon.



*Fig. 4.* Energy band diagrams of as-grown e-traps in HfO<sub>2</sub>. (a) e trapping at  $V_g > 0$  V. (b) e detrapping at  $V_g < 0$  V. (c) Dynamic behavior of electron trapping measured by different techniques. The data represented by symbol "o" was measured by the traditional DC  $I_d - V_g$  with  $V_g$  increasing with a step of 0.1 V for each point. The data in other symbols were obtained by the pulsed  $I_d - V_g$  technique [18].

Other trapping studies show also that the films are rich in fixed positive charge with similar concentrations, as shown in Fig. 5. It is possible also to create positive charge by stressing, with similar concentrations to the as-grown ones [19]. The measurements are usually carried out on MOSTs but there is a great advantage to employing MOS capacitors due to the simplicity of the structure. Capacitor based measurements can be employed for rapid screening of new materials. We have developed a novel measurement system based on pulsing MOS capacitors [20]. Using this technique, which involves a deep-depleting voltage step, we can observe a positive

> 2/2007 JOURNAL OF TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY

charge which would not readily be apparent from transistor based measurements which involve an inverted surface with a ready supply of minority carriers. The rapid removal of compensating electrons in the film reveals the influence of positive charge and the associated centroid induces an image charge in the substrate which is realized by a further extension of the depletion region.



*Fig.* 5. A schematic illustration of the defect and physical process responsible for the  $\Delta V_{th}$  of PMOSFETs. (a) Under  $V_g = 0$  V, the donor-like defects are neutral. (b) Under  $V_g < 0$  V, electrons tunnel away, leaving positive charges in the dielectric. (c) Asgrown positive charge (PC) and generated PC. As-grown PC was measured by pulsed  $I_d - V_g$  technique and generated PC was measured by traditional DC  $I_d - V_g$  technique (after C. Z. Zhao *et al.*, unpublished).

This image charge then manifests itself as an extension to the depletion edge causing an undershoot in the capacitance (see Fig. 6b). The undershoot region can be further interrogated to reveal the rate at which the electrons are de-trapped; that is to say, the rate at which the positive charge is uncovered. As time progresses, the capacitance

JOURNAL OF TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY 2/2007 relaxes as electron-hole pairs are created in the depletion region. The oxide field also increases during the relaxation as the voltage across the depleted semiconductor is transferred to the oxide allowing tunnelling of minority



*Fig. 6.* (a) Energy band diagram showing positive charges are generated by electrons detrapping from pre-existed oxide defects. (b) Capacitance-transient curves of an  $HfO_2$  sample showing undershoots [20].

carriers into the oxide and associated compensation of the positive charge. The method could be easily employed in "stress and sense" methodologies, for investigating trap creation.

## 5. Materials for manufacturability

Despite the advantages that  $HfO_2$  possesses as a candidate for alternative high-*k* dielectric, one major problem associated with  $HfO_2$  is the thermal instability. To minimise electrical and mass transport along grain boundaries and stabilise the interface between Si and metal oxide, it is preferable that the gate oxide remains amorphous throughout CMOS processing. Unfortunately,  $HfO_2$  films crystallize at low temperatures of 450°C when deposited by molecular beam epitaxy (MBE) [21] to 530°C when deposited by ALD [22].

#### 5.1. Aluminates

It has been reported that the crystalline temperature of HfO<sub>2</sub> can be increased by the incorporation of Al<sub>2</sub>O<sub>3</sub> to form an HfAlO alloy, which will still have a relatively high dielectric constant (typically  $k \sim 15$ ) whilst remaining amorphous up to high processing temperatures [23, 24]. It has been shown that Hf-aluminate film with 7% Al deposited by MOCVD remains amorphous up to 900°C [24]. Another group [25] also reported that Hf-aluminate film deposited by ALD can stay amorphous up to 1000°C rapid thermal anneal.

When incorporating Al<sub>2</sub>O<sub>3</sub> into HfO<sub>2</sub>, the large band gap of  $Al_2O_3$  (~ 9 eV) also increases the band gap of the compound. Yu et al. [26] showed that the band gap of the HfAlO films (estimated by XPS) varies linearly from 5.25 to 6.52 eV with Al concentration from 9.6 to 33.9%. Using the spectro-ellipsometry we demonstrated that the band gap of HfAlO films deposited by MOCVD can be increased up to 7.9 eV with 38% Al [27]. When combined with electrical measurements, the ellipsometry data can provide valuable information related to the relative dielectric constant of the layers. Our results demonstrated the possibility of adjusting the relative dielectric constant of the layers in a wide range (9-17), when the aluminium concentration varies between 4.5% and 38%. This result is consistent with the results of Zhu et al. [28], who also reported the dielectric constant of HfAlO films deposited by jet vapour deposition decreases from 19.6 for HfO<sub>2</sub> to 7.6 for  $Al_2O_3$ .

Another feature for HfAlO is the high density of fixed oxide charge. Results reported by Bae *et al.* [29] show negative fixed charge of  $1.5 \cdot 10^{12}$  cm<sup>-2</sup> for HfAlO with 38% Al and  $1 \cdot 10^{12}$  cm<sup>-2</sup> for HfAlO with 20% Al. Our results [30] extended this relationship to HfAlO with Al concentration from 4.5 to 38%; the fixed charge density varies almost linearly from  $4.8 \cdot 10^{11}$  to  $1.1 \cdot 10^{12}$  cm<sup>-2</sup>. This feature shows the possibility to adjust the threshold voltage simply by adjusting the ratio of precursors. Recent work [31] successfully demonstrated the attainment of symmetry threshold voltage in HfAlO based complementary MOSFETs by adjusting the Hf/Al ratio.

A few papers [24, 32] have reported large amounts of hysteresis observed in C-V measurements, indicating high densities of oxide traps in the HfAlO films. The measurements of the Doppler broadening spectra of annihilation radiation and the lifetime spectra by Uedono *et al.* [33] shows strong oxygen deficiency in the compound. Driemeier *et al.* [25] found that the oxygen deficiency increases with increasing Al/Hf ratio. The oxide traps may induce additional leakage and therefore the advantages of larger band gap and thermal stability may be traded off. In [27], the HfAlO film with 31.7% Al shows significant higher leakage than the film with 6.8% Al at as-deposited status. However after anneal in N<sub>2</sub> at 700°C, the film with 6.8% Al shows a sudden increase in leakage current. The leakage current of the HfAlO with 31.7% Al remains low due to the improved thermal stability by higher density of Al introduced. Our results [30] showed that HfAlO film with 22% Al has the lowest leakage current (@-1 V); further increase of Al concentration results in excessive leakage.

Hong *et al.* [34] conducted annealing studies on 7.3–7.8 nm thick HfAlO films with 14% Al deposited by thermal sputtering. They annealed the samples in an N<sub>2</sub> ambient for 5 min at temperatures from 500 to 900°C. The HRTEM images showed the interfacial layer growth between the HfAlO film and the Si substrate after anneal.

Cho *et al.* [35] carried out the annealing studies of ultra thin (1.3 nm) HfAlO films. The films were first deposited by ALD and subsequently annealed at 700°C for 60 s in an NH<sub>3</sub> atmosphere. They found that the near-edge x-ray absorption fine structure spectra of the HfO<sub>2</sub> components remained the same while the spectra of  $Al_2O_3$  were changed after the anneal. This result indicates that the change in the bonding characteristics as the result of N incorporation is mainly caused by N incorporation into Al oxide.

Torii *et al.* [36] proposed the employment of HfAlO/SiON stack as gate dielectric and demonstrated successful integration into a standard CMOS process. The transistor achieved encouraging properties such as low EOT (1.1 nm), low leakage ( $\sim 10^{-2}$  A/cm<sup>2</sup>), low interface density ( $2 \cdot 10^{11}$  eV<sup>-1</sup>cm<sup>-2</sup>), symmetrical threshold voltage and 92% electron mobility ( $V_g = 1.1$  V) of those for SiO<sub>2</sub>.

#### 5.2. Silicates

Hafnium silicate films,  $(HfO_2)_x(SiO_2)_{1-x}$ , are being studied as an alternative to pure hafnium oxide due to comparable advantages such as an increased crystallization temperature [4], stable amorphous structure [37–39] which also resists oxygen diffusion [4, 37], reduced growth of interfacial layers at the silicon/high-*k* interface and higher values of band gap and effective electron rest mass resulting in reduced leakage [37]. Hafnium silicate films do however have the disadvantage of having a lower *k* value (~ 11 – 15) [40, 41] than the pure oxide (~ 21 – 25) [42, 43] reducing the scalability of the material.

Takeuchi and King in 2004 [44] compared the compositional dependency of the electrical properties of hafnium silicate films from published studies and found that there was a nonlinear dependency of the permittivity of the film with the permittivity decreasing with increasing concentration of incorporated silicon. The same work also reviewed experimental band gap results for hafnium silicate films of varying composition and observed that the compositional dependence of the band gap of hafnium oxide films has two distinct regions. The band gap of hafnium silicate films decreases linearly at a an approximate rate of 50 meV/% when the hafnium oxide content is increased, until the hafnium oxide content reaches 64%. At this stage the band gap becomes independent of hafnium oxide content and stays constant at a value of 5.7 eV. The theoretical conduction and valence band offsets for an  $Hf_{0.5}Si_{0.5}O_2$  film were shown to be 1.5 eV and 3.4 eV, respectively.

Cho et al. in 2005 [45] studied the dependence of hafnium silicate phase separation on the composition of the film using XPS finding that a silicon-dioxide-rich hafnium silicate sample (x = 0.25) could withstand temperatures greater than 900°C for 1 min in a nitrogen ambient without phase separation but that a hafnium rich hafnium silicate sample (x = 0.75) phase-separates at a temperature of 800°C. Thermal stability is a required property for high-k dielectrics due to current processes requiring the gate oxide to remain unaffected by an annealing temperature of 1000°C for 5 s to activate the polysilicon gate [46]. Wilk, Wallace, and Anthony in 2000 [47] were able to anneal silicon-rich (i.e., x = 0.2) hafnium silicate samples of thickness 3 nm for 20 s at temperatures of 1050°C in nitrogen without visible grain boundaries formation and proposed the resistance to crystallization may continue even for hafnium silicate films of hafnium content up to 30%.

Nitrogen incorporation into hafnium silicate films is known to be beneficial to their electrical properties such as further increase of the phase separation temperature of hafnium silicates [48], increased permittivity [43] and reduced boron penetration [49]. Cho et al. [45] annealed hafnium rich  $(x = 0.75) \sim 3.5$  nm thick hafnium silicate samples for 1 min at 900°C in either NH<sub>3</sub> or N<sub>2</sub>. The sample annealed in pure nitrogen was seen to phase-separate to contain monoclinic HfO2 grains, whereas the sample annealed in NH3 remained stable with no visible phase separation [50]. It was seen that annealing in both atmospheres increased the Si/high-k interfacial layer by less than 1 nm, however annealing in N<sub>2</sub> caused the growth of a 1.4 nm overlayer which seriously increased the effective oxide thickness (EOT) of the film. In the same paper, Cho et al. showed results from 3 nm hafnium silicate samples of hafnium content (x = 0.5) annealed for 60 s in either NH<sub>3</sub> at a temperature of 750°C or N<sub>2</sub> at a temperature of 950°C. Cho et al. also reported that N<sub>2</sub> increased the EOT compared to the as-deposited film whereas NH<sub>3</sub> reduced the EOT compared to the as-deposited film. The samples annealed in N2 however had superior electrical qualities having leakage currents an order of magnitude  $(\sim 10^{-9} \text{ A/cm}^2)$  lower than those of the NH<sub>3</sub> annealed samples ( $\sim 10^{-8}$  A/cm<sup>2</sup>) and having a higher effective mobility [43].

Nitrogen incorporation has, however, also been reported to reduce the conduction band and valence band offsets for a  $(HfO_2)_{0.40}(SiO_2)_{0.60}$  by 0.33 eV and ~ 1.2 eV, respectively, and reduce the band gap of the film by ~ 1.50 eV [49]. The reduction in band offsets is not serious enough to affect the viability of nitrogen incorporating films, however leakage current will increase through such a film.

In our own laboratories,  $(HfO_2)_x(SiO_2)_{1-x}/SiO_2$  (0 < x < 1) gate stacks grown by MOCVD at IMEC were investigated

using spectroscopic ellipsometry and electrical characterization techniques [51]. The optical constants, thickness of the layers and optical band gap for hafnium silicates of four concentrations were assessed using UV – NIR and deep UV spectral regions. The permittivity was seen to decrease from  $\sim 21$  for HfO<sub>2</sub> layer to  $\sim 8$  for Hfsilicate with x = 0.3. The results suggest that an Hf content above 60% is required to yield a permittivity higher than 10.

#### 6. The way forward to the 22 nm node

Nag [52] explored the relationship between the mean atomic number of atoms constituting different semiconductors, |Z|, and the dielectric constant of these materials.



*Fig.* 7. (a) Experimental relative permittivity for some experimental gate dielectrics plotted against their mean atomic number [6]. (b) Conduction band offset versus the relative permittivity for experimental high-k dielectrics [6].

Busani and Devine [53] and Xue *et al.* [54] also pointed out corresponding relations for the rare earth oxides, but

beside any changes in polarizability,  $\alpha$ , both cases suggested that a change in the molecular volume,  $V_m$ , was responsible for the relationship between the permittivity value and |Z|. Both cases modelled the relative permittivity value using the Clausius-Mossotti equation (see relation (2)).

Figure 7a shows the relative permittivity values versus the mean atomic number of some well-known and potentially suitable metal oxides, after Engstrom et al. [6]. In the same work, Pauling electronegativities were considered to allow prediction of the conduction band offsets for the oxides for which values were experimentally unknown, allowing predictions of conduction band offsets versus relative permittivity, as shown in Fig. 7b. Boundaries were established assuming the most stringent requirements for the 22 nm node, namely EOT = 0.5 nm and leakage  $< 10^{-2}$  A/cm<sup>2</sup> at 1 V, considering both purely direct tunnelling and Fowler-Nordheim and are included on the plot. By assuming the most pessimistic scenario, which was that any materials with relative permittivity lower than that of lanthanum would suffer from direct tunnelling and above this Fowler-Nordheim tunnelling, it was predicted that only a few materials would be able to meet the requirements for the 22 nm node, namely  $Pr_2O_3$  in the hexagonal phase, La<sub>2</sub>O<sub>3</sub> and LiNbO<sub>3</sub>. It was also suggested that  $Sm_2O_3$ ,  $Ce_2O_2$  and  $Gd_2O_3$  were worthy of consideration. Of the lanthanides, La<sub>2</sub>O<sub>3</sub> has been extensively studied by Iwai et al. and is perhaps the most serious contender for this node [55].

Kwo *et al.* [56] reported encouraging results of amorphous  $Gd_2O_3$  films. The films were attained by electron beam evaporation using powder packed ceramic  $Gd_2O_3$  sources. The scanning transmission electron microscopy (STEM) results showed that the film was 4.5 nm thick and no interfacial layer was observed. The C-V and I-V measurements showed the EOT of the film was 1.65 nm and the leakage (@ 1 V) was  $10^{-4}$  A/cm<sup>2</sup>, much lower comparing with SiO<sub>2</sub> with similar EOT. They also showed that these amorphous dielectrics could withstand annealing tests to a temperature of 850°C, as corroborated by the XPS analysis.

Ohmi *et al.* [57] made a comparative study of rare earth oxides grown by E-beam deposition. They found  $La_2O_3$  possessed the lowest leakage and smooth interface among the rare earth oxides investigated. Other material such as  $Dy_2O_3$  and  $Lu_2O_3$  also showed good electrical properties but highly dependent on deposition processes [57].

#### Acknowledgements

The work has been funded by EPSRC, UK, with contributions from EU SINANO and PULLNANO. The authors acknowledge their collaborators within the SINANO framework for useful discussions and also acknowledge IMEC (Belgium) for supplying silicate samples and Prof. Paul Chalker and Dr R. J. Potter of Liverpool University, Materials Science Division for the hafnium aluminate samples associated with our results within the paper.

## References

- [1] International Technology Roadmap for Semiconductors (ITRS), www.itrs.net.
- [2] D. A. Muller, T. Sorsch, S. Mocclo, F. H. Baumann, K. Evans-Lutterodt, and G. Timp, "The electronic structure at the atomic scale of ultrathin gate oxides", *Nature*, vol. 399, pp. 758–761, 1999.
- [3] J. Robertson, "Interfaces and defects of high-k oxides on silicon", Solid-State Electron., vol. 49, pp. 283–293, 2005.
- [4] G. D. Wilk, R. M. Wallace, and J. M. Anthony, "High-k gate dielectrics: current status and materials properties considerations", *J. Appl. Phys.*, vol. 89, no. 10, pp. 5243–5275, 2001.
- [5] G.-M. Rignanese, "Dielectric properties of crystalline and amorphous transition metal oxides and silicates as potential high-k candidates: the contribution of density-functional theory", J. Phys. Cond. Matt., vol. 17, no. 7, pp. R357–R379, 2005.
- [6] O. Engstrom, B. Raeissi, S. Hall, O. Buiu, M. C. Lemme, H. D. B. Gottlob, P. K. Hurley, and H. Cherkaoui, "Navigation aids in the search for future high k dielectrics: physical and electrical trends", *Solid-State Electron.*, vol. 51, pp. 622–626, 2007.
- [7] D. K. Schroder, Semiconductor Material and Device Characterization. New York: Wiley, 1998.
- [8] K. J. Yang and C. Hu, "MOS capacitance measurements for highleakage thin dielectrics", *IEEE Trans. Electron Dev.*, vol. 46, no. 7, pp. 1500–1501, 1999.
- [9] K. S. K. Kwa, S. Chattopadhyay, N. D. Jankovic, S. H. Olsen, L. S. Driscoll, and A. G. O'Neill, "A model for capacitance reconstruction from measured lossy MOS capacitance-voltage characteristics", *Semicond. Sci. Technol.*, vol. 18, pp. 82–87, 2003.
- [10] J. Maserjian, G. Petersson, and C. Svensson, "Saturation capacitance of thin oxide MOS structures and the effective surface density of states of silicon", *Solid-State Electron.*, vol. 17, no. 4, pp. 335–339, 1974.
- [11] QMCV simulator developed by UC Berkeley Device Group, http://www-device.eecs.berkeley.edu/qmcv/index.shtml
- [12] O. Buiu, S. Hall, O. Engstrom, B. Raeissi, M. Lemme, P. K. Hurley, and K. Cherkaoui, "Extracting the relative dielectric constant for high-k layers from CV measurements – errors and error propagation", *Microelectron. Reliab.*, vol. 47, pp. 678–681, 2007.
- [13] M. L. Green, M.-Y. Ho, B. Busch, G. D. Wilk, T. Sorsch, T. Conard, B. Brijs, W. Vandervorst, P. I. Räisänen, D. Muller, M. Bude, and J. Grazul, "Nucleation and growth of atomic layer deposited HfO<sub>2</sub> gate dielectric layers on chemical oxide (Si-O-H) and thermal oxide (SiO<sub>2</sub> or Si-O-N) underlayers", *J. Appl. Phys.*, vol. 92, no. 12, pp. 7168–7174, 2005.
- [14] O. Buiu, Y. Lu, I. Z. Mitrovic, S. Hall, P. Chalker, and R. J. Potter, "Spectro-ellipsometric assessment of HfO<sub>2</sub> thin films", *Thin Solid Films*, vol. 515, no. 2, pp. 623–626, 2006.
- [15] K. Xiong and J. Robertson, "Point defects in HfO<sub>2</sub> high-k gate oxide", *Microelectron. Eng.*, vol. 80, pp. 408–411, 2005.
- [16] A. Kerber, E. Cartier, L. Pantisano, R. Degraeve, G. Groeseneken, H. E. Maes, and U. Schwalke, "Charge trapping in SiO<sub>2</sub>/HfO<sub>2</sub> gate dielectrics: comparison between charge-pumping and pulsed  $I_D - V_G$ ", *Microelectron. Eng.*, vol. 72, no. 1-4, pp. 267–272, 2004.

- [17] J. Mitard, C. Leroux, G. Ghibaudo, G. Reimbold, X. Garros, B. Guillaumot, and F. Boulanger, "Investigation on trapping and detrapping mechanisms in HfO<sub>2</sub> films", *Microelectron. Eng.*, vol. 80, pp. 362–365, 2005.
- [18] C. Zhao, M. B. Zahid, J. F. Zhang, G. Groenseneken, R. Degraeve, and S. De Gendt, "Properties and dynamic behavior of electron traps in HfO<sub>2</sub>/SiO<sub>2</sub> stacks", *Microelectron. Eng.*, vol. 80, pp. 366–369, 2005.
- [19] C. Z. Zhao, J. F. Zhang, M. B. Zahid, G. Groeseneken, R. Degraeve, and S. De Gendt, "Impact of gate materials on positive charge formation in HfO<sub>2</sub>/SiO<sub>2</sub> stacks", *Appl. Phys. Lett.*, vol. 89, pp. 023507-1-3, 2006.
- [20] S. Hall, O. Buiu, and Y. Lu, "Direct observation of anomalous positive charge and electron trapping dynamics in high-k films using pulsed MOS capacitor measurements", *IEEE Trans. Electron Dev.*, vol. 54, no. 2, pp. 272–278, 2007.
- [21] J.-H. Hong, T.-H. Moon, and J.-M. Myoung, "Microstructure and characteristics of the HfO<sub>2</sub> dielectric layers grown by metalorganic molecular beam epitaxy", *Microelectron. Eng.*, vol. 75, no. 3, pp. 263–268, 2004.
- [22] E. P. Gusev, C. Cabral, M. Copel, C. D'Emic, and M. Gribelyuk, "Ultrathin HfO<sub>2</sub> films grown on silicon by atomic layer deposition for advance gate dielectric applications", *Microelectron. Eng.*, vol. 69, no. 2-4, pp. 145–151, 2003.
- [23] M. Cho, H. B. Park, J. Park, and C. S. Hwang, "Thermal annealing effects on the structural and electrical properties of HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> gate dielectric stacks grown by atomic layer deposition on Si substrate", *J. Appl. Phys.*, vol. 94, no. 4, pp. 2563–2571, 2003.
- [24] R. J. Potter, P. A. Marshall, P. R. Chalker, S. Taylor, A. C. Jones, T. C. Q. Noakes, and P. Bailey, "Characterization of hafnium aluminate gate dielectrics deposited by liquid injection metalorganic chemical vapor deposition", *Appl. Phys. Lett.*, vol. 84, no. 20, pp. 4119–4121, 2004.
- [25] C. Driemeier, K. P. Bastos, L. Miotti, I. J. R. Baumvola, N. V. Nguyen, S. Sayan, and C. Krug, "Compositional stability of hafnium aluminates thin films deposited on Si by atomic layer deposition", *Appl. Phys. Lett.*, vol. 86, pp. 221911-1-3, 2005.
- [26] H. Y. Yu, M. F. Li, B. J. Cho, C. C. Yeo, and M. S. Joo, "Energy gap and band alignment for (HfO<sub>2</sub>)<sub>x</sub>(Al<sub>2</sub>O<sub>3</sub>)<sub>1-x</sub> on (100) Si", *Appl. Phys. Lett.*, vol. 81, no. 2, pp. 376–378, 2002.
- [27] O. Buiu, Y. Lu, S. Hall, I. Z. Mitrovic, R. J. Potter, and P. R. Chalker, "Investigation of optical and electronic properties of hafnium aluminate films deposited by metal-organic chemical vapour deposition", *Thin Solid Films*, vol. 515, iss. 7-8, pp. 3772–3778, 2007.
- [28] W. J. Zhu, T. Tamagawa, M. Gibson, T. Furukawa, and T. P. Ma, "Effect of Al inclusion in HfO<sub>2</sub> on the physical and electrical properties of the dielectrics", *IEEE Electron Dev. Lett.*, vol. 23, no. 11, pp. 649–651, 2002.
- [29] S. H. Bae, C. H. Lee, R. Clark, and D. L. Kwong, "MOS characteristics of ultrathin CVD HfAlO gate dielectrics", *IEEE Electron Dev. Lett.*, vol. 24, no. 9, pp. 556–559, 2003.
- [30] Y. Lu, O. Buiu, S. Hall, I. Z. Mitrovic, W. Davey, R. J. Potter, and P. R. Chalker, "Tuneable electrical properties of hafnium aluminate gate dielectrics deposited by metal organic chemical vapour deposition", *Microelectron. Reliab.*, vol. 47, pp. 722–725, 2007.
- [31] M. Kadoshima, A. Ogawa, H. Ota, K. Iwamoto, M. Takahashi, N. Mise, S. Migita, M. Ikeda, H. Satake, T. Nabatame, and A. Toriumi, "Symmetrical threshold voltage in complementary metaloxidesemiconductor field-effect transistors with HfAlO<sub>x</sub>(N) achieved by adjusting Hf/Al compositional ratio", J. Appl. Phys., vol. 99, pp. 054506-1-9, 2006.
- [32] W. L. Liu, P. F. Lee, J. Y. Dai, J. Wang, H. L. W. Chan, C. L. Choy, Z. T. Song, and S. L. Feng, "Self-organized Ge nanocrystals embedded in HfAIO fabricated by pulsed-laser deposition and application to floating gate memory", *Appl. Phys. Lett.*, vol. 86, pp. 013110-1-3, 2004.

JOURNAL OF TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY 2/2007

- [33] A. Uedono, K. Ikeuchi, K. Yamabea, T. Ohdaira, M. Muramatsu, R. Suzuki, A. S. Hamid, T. Chikyow, K. Torii, and K. Yamadaa, "Annealing properties of open volumes in HfSiO<sub>x</sub> and HfAlO<sub>x</sub> gate dielectrics studied using monoenergetic position beams", *J. Appl. Phys.*, vol. 98, pp. 023506-1-5, 2005.
- [34] Y. E. Hong, Y. S. Kim, K. Do, D. Lee, D. H. Koa, J. H. Ku, and H. Kim, "Thermal stability of Al- and Zr-doped HfO<sub>2</sub> thin films grown by direct current magnetron sputtering", *J. Vac. Sci. Technol. A*, vol. 23, no. 5, pp. 1413–1418, 2005.
- [35] M.-H. Cho, D. W. Moon, S. A. Park, Y. K. Kim, K. Jeong, S. K. Kang, D.-H. Ko, S. J. Doh, J. H. Lee, and N. I. Lee, "Interfacial characteristics of N-incorporated HfAlO high-k thin films", *Appl. Phys. Lett.*, vol. 84, no. 25, pp. 5243–5245, 2004.
- [36] K. Torii, R. Mitsuhashi, H. Ohji, T. Kawahara, and H. Kitajima, "Nitrogen profile engineering in the interfacial SiON in a HfAlO/SiON gate dielectric by NO re-oxidation", *IEEE Trans. Electron Dev.*, vol. 53, no. 2, pp. 323–328, 2006.
- [37] G. D. Wilk and R. M. Wallace, "Electrical properties of hafnium silicate gate dielectrics deposited directly on silicon", *Appl. Phys. Lett.*, vol. 74, no. 19, pp. 2854–2856, 1999.
- [38] M. Ritala, K. Kukli, A. Rahtu, P. I. Räisänen, M. Leskelä, T. Sajavaara, and J. Keinonen, "Atomic layer deposition of oxide thin films with metal alkoxides as oxygen sources", *Science*, vol. 288, no. 5464, pp. 319–321, 2006.
- [39] Z. M. Rittersma, E. Naburgh, T. Dao, A. H. C. Hendriks, W. F. A. Besling, E. Tois, E. Vainonen-Ahlgren, M. Tuominen, and S. Haukka, "Physical and electrical properties of Zr-silicate dielectric layers deposited by atomic layer deposition", *Electrochem. Solid-State Lett.*, vol. 6, no. 7, pp. F21–F23, 2003.
- [40] M. Lemberger, A. Paskaleva, S. Zürcher, A. J. Bauer, L. Frey, and H. Ryssel, "Electrical properties of hafnium silicate films obtained from a single-source MOCVD precursor", *Microelectron. Reliab.*, vol. 45, no. 5-6, pp. 819–822, 2005.
- [41] H.-J. Cho, H. L. Lee, H. B. Park, T. S. Jeon, S. G. Park, B. J. Jin, S. B. Kang, Y. G. Shin, U.-I. Chung, and J. T. Moon, "Effects of post-deposition annealing on the electrical properties of HfSiO films grown by atomic layer deposition", *Jpn. J. Appl. Phys.*, vol. 44, no. 4B, pp. 2230–2234, 2005.
- [42] M. Balog, M. Schieber, S. Patai, and M. Michman, "Thin films of metal oxides on silicon by chemical vapor deposition with organometallic compounds", *J. Cryst. Growth*, vol. 17, pp. 298–301, 1972.
- [43] P. J. Harrop and D. S. Campbell, "Selection of thin film capacitor dielectrics", *Thin Solid Films*, vol. 2, no. 4, pp. 273–292, 1968.
- [44] H. Takeuchi and T.-J. King, "Process optimization and integration of HfO<sub>2</sub> and Hf-silicates", in *Proc. Mater. Res. Soc. Symp.*, San Francisco, USA, 2004, vol. 811, pp. D7.6.1–D7.6.12.
- [45] M.-H. Cho, K. B. Chung, C. N. Whang, D. W. Lee, and D.-H. Ko, "Phase separation and electronic structure of Hf-silicate film as a function of composition", *Appl. Phys. Lett.*, vol. 87, pp. 242906-1-3, 2005.
- [46] J. Robertson, "High dielectric constant gate oxides for metal oxide Si transistors", *Rep. Progr. Phys.*, vol. 69, pp. 327–396, 2006.
- [47] G. D. Wilk, R. M. Wallace, and J. M. Anthony, "Hafnium and zirconium silicates for advanced gate dielectrics", *J. Appl. Phys.*, vol. 87, no. 1, pp. 484–492, 2000.
- [48] M. Koyama, A. Kaneko, T. Ino, M. Koike, Y. Kamata, R. Iijima, Y. Kamimuta, A. Takashima, M. Suzuki, C. Hongo, and S. Inumiya, "Effects of nitrogen in HfSiON gate dielectric on the electrical and thermal characteristics", in *Int. Electron Dev. Meet. Tech, Dig.*, San Francisco, USA, 2002, pp. 849–852.
- [49] M. A. Quevedo-Lopez, M. R. Visokay, J. J. Chambers, M. J. Bevan, A. LiFatou, L. Colombo, M. J. Kim, B. E. Gnade, and R. M. Wallace, "Dopant penetration studies through Hf silicate", *J. Appl. Phys.*, vol. 97, pp. 043508-1-15, 2005.

- [50] K. B. Chung, C. N. Whang, M.-H. Cho, C. J. Yim, and D.-H. Ko, "Suppression of phase separation in Hf-silicate films using NH<sub>3</sub> annealing treatment", *Appl. Phys. Lett.*, vol. 88, pp. 081903-1-3, 2006.
- [51] I. Z. Mitrovic, O. Buiu, S. Hall, C. Bungey, T. Wagner, W. Davey, and Y. Lu, "Electrical and structural properties of hafnium silicate thin films", *Microelectron. Reliab.*, vol. 47, pp. 645–648, 2007.
- [52] B. R. Nag, "Empirical formula for the dielectric constant of cubic semiconductors", *Appl. Phys. Lett.*, vol. 65, no. 15, pp. 1938–1939, 1994.
- [53] T. Busani and R. A. B. Devine, "The importance of network structure in high-k dielectrics: LaAlO<sub>3</sub>, Pr<sub>2</sub>O<sub>3</sub>, and Ta<sub>2</sub>O<sub>5</sub>", J. Appl. Phys., vol. 98, pp. 044102-1-5, 2005.
- [54] D. Xue, K. Betzler, and H. Hesse, "Dielectric constants of binary rare-earth compounds", *J. Phys. Cond. Matt.*, vol. 12, no. 13, pp. 3113–3118, 2000.
- [55] H. Iwai, S. Ohmi, S. Akama, C. Ohshima, A. Kikuchi, I. Kashiwagi, J. Taguchi, H. Yamamoto, J. Tonotani, and Y. Yoshihara, "Advanced gate dielectric materials for sub-100 nm CMOS", in *Int. Electron Dev. Meet. Tech. Dig.*, San Francisco, USA, 2002, pp. 625–628.
- [56] J. Kwo, M. Hong, A. R. Kortan, K. L. Queeney, Y. J. Chabal, R. L. Opila, D. A. Muller, S. N. G. Chu, B. J. Sapjeta, T. S. Lay, J. P. Mannaerts, T. Boone, H. W. Krautter, J. J. Krajewski, A. M. Sergnt, and J. M. Rosamilia, "Properties of high k gate dielectrics Gd<sub>2</sub>O<sub>3</sub> and Y<sub>2</sub>O<sub>3</sub> for Si", *J. Appl. Phys.*, vol. 89, no. 7, pp. 3920–3927, 2001.
- [57] S. Ohmi, S. Akama, A. Kikuchi, I. Kashiwagi, C. Ohshima, K. Sato, K. Oshima, and H. Iwai, "Rare earth oxide gate thin films prepared by E-beam deposition", in *Int. Worksh. Gate Insul. IWGI 2001*, Tokyo, Japan, 2001, pp. 200–204.



**Stephen Hall** received the Ph.D. degree from the University of Liverpool, UK, in 1987, for work on a new form of integrated injection logic in the GaAs/AlGaAs materials system. He then took up a lecturing post and undertook work on SOI materials characterization and device physics in the SIMOX and oxidised porous Si

systems. The work was in collaboration with UK university and industrial collaborators. Other areas of activity concerned fabrication and electrical assessment of cobalt disilicide Schottky diodes together with silicon-germanium materials characterization and device physics for both SOI HBT bipolar transistor and MOSFET. His current major activities concern novel design concepts for vertical MOS-FETs, high-*k* dielectrics and novel device and circuit blocks for third generation neural network application. He is currently Head of the Department of Electrical Engineering and Electronics and serves on a number of UK national advisory groups.

e-mail: s.hall@liverpool.ac.uk Department of Electrical Engineering and Electronics Brownlow Hill, University of Liverpool Liverpool L69 3GJ, UK



**Octavian Buiu** received the B.Sc. and M.Sc. degrees in physics from the University of Bucharest, Romania, in 1985 and 1987, respectively. In 1997, he received the Ph.D. degree (*magna cum laude*) in atomic and molecular physics from Babes-Bolyai University of Cluj, Romania. He is a Lecturer in the Solid State Electronics

Research Group, Department of Electrical Engineering and Electronics, University of Liverpool, UK. Between 1987 and 1997 he was a Research Scientist and Senior Scientist at the Research Institute for Electronic Devices and the National Research and Development Institute for Microtechnology, Bucharest. Between 1997 and 2000, he was a Research Fellow in the UK, working on degradation mechanisms in submicron LDD MOSFETs and deposition methods for dielectric and semiconductor layers. His research interests include optical and electrical properties of thin films (porous silicon, high-*k* dielectrics, SiO<sub>2</sub>, SiON, SiGe and SiGeC) and their associated interfaces, electronic circuits and microsensors for biomedical applications, reliability tests on MOSFETs devices. He has published more than 35 papers on these topics.

e-mail: O.Buiu@liverpool.ac.uk

Department of Electrical Engineering and Electronics Brownlow Hill, University of Liverpool Liverpool L69 3GJ, UK



**Ivona Z. Mitrovic** received the B.Sc. E.E. degree in microelectronics in 1997 from the Faculty of Electronic Engineering, University of Nis, Serbia, and the M.Sc. degree in materials science in 2002 from the University of Belgrade, Serbia. She is currently pursuing the Ph.D. degree at the Department of Electrical Engineering and

Electronics, University of Liverpool, UK, with a thesis in the area of SiGeC HBTs on insulator for radio frequency communications. Her research work in the period 1997– 2001 was part of a project of the Serbian Academy of Sciences and Arts, and included the study of dielectrics, in particular BaTiO<sub>3</sub>-ceramics. Since 2001, she has been a Research Assistant at the Department of Electrical Engineering and Electronics, University of Liverpool. Her research interests include materials and electrical characterization study of SiGe, SiGeC and high-*k* dielectrics, as well as device modeling and characterization (heterojunction bipolar transistors).

e-mail: ivona@liverpool.ac.uk Department of Electrical Engineering and Electronics Brownlow Hill, University of Liverpool Liverpool L69 3GJ, UK



JOURNAL OF TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY



**Yi Lu** received the B.Sc. degree in electrical engineering from the North China Electrical Power University, Baoding, China, in 2001, and the M.Sc. degree in intelligence engineering from the University of Liverpool, UK, in 2002. He is currently pursuing his Ph.D. degree at the Department of Electrical Engineering and Electron-

ics, the University of Liverpool. His research interests include optical and electrical characterization of Hf-based high-*k* dielectrics, as well as MOS device modeling. e-mail: luyi@liverpool.ac.uk

Department of Electrical Engineering and Electronics Brownlow Hill, University of Liverpool Liverpool L69 3GJ, UK



William Mark Davey received the M.E. degree in electronics from the University of Liverpool, UK, in 2005. He is currently studying for a Ph.D. at the Department of Electrical Engineering and Electronics, the University of Liverpool. His current research interests are the physical, electrical and optical characterization of hafnium re-

lated compounds and lanthanide series oxides for advanced CMOS application. e-mail: W.Davey@liverpool.ac.uk Department of Electrical Engineering

and Electronics Brownlow Hill, University of Liverpool Liverpool L69 3GJ, UK